Product -> PMO5 -> Parallel NMOS -> Series (JY) (NAND, AND, XOR, CASTAND ONCE PMOS -> Parcallel Serves Sum > NMOS -> Parallel (OR, XOR, NOR) वन्त्रमारा छाडि







NOT Gate using NMOS only:





# Multiplexers (MUX)

0→\\ 1→\

TT:

y= 5150 Io + 5150 I1 + 5150 I2 + 5150 I3



#### VLSI

| MUX |    |    |        |       |
|-----|----|----|--------|-------|
| SI  | 50 | 3  | 2 DMIN | PMOS  |
| 0   | 0  | I. | SISO   | 5120  |
| 0   | 1  | I  | 3,50   | 515°  |
| 1   | 0  | IZ | 5,50   | 3, S. |
| 1   | 11 | 13 | 5,50   | 5,5°  |
|     |    |    |        | _ 0   |

#### PMOS FARE MUX:





### 6X1 MUX

|   |                |    |    |    | /      |
|---|----------------|----|----|----|--------|
|   | y              | 52 | S1 | 5. | & Extr |
|   | I.             | 0  | 0  | Ø  |        |
|   | I              | 0  | 0  | 1  |        |
|   | I <sub>2</sub> | 0  | 1  | 0  |        |
| _ | I3             | 0  | 1  | 1  |        |
|   | I4             | 1  | 0  | 0  |        |
|   | $I_s$          | 1  | 0  | 1  |        |
|   |                |    |    |    |        |
|   |                | 1  |    |    |        |

## CMOS FACT MUX





Verilog Code: module spoe Name (I/Ps, O/Ps); input spece. and /ost/xost/... Name (0/P, I/Ps); endmodule





Module 2×1 MUX(Io, I<sub>1</sub>, S<sub>1</sub>, Y<sub>1</sub>);

input Jo, I<sub>1</sub>, S<sub>1</sub>;

ordput Y<sub>1</sub>;

not not S<sub>1</sub>(W<sub>1</sub>, S<sub>1</sub>);

and and 1(W<sub>2</sub>, W<sub>1</sub>, Jo);

and and 2(W<sub>3</sub>, S<sub>1</sub>, J<sub>1</sub>);

or or 1 (Y<sub>1</sub>, W<sub>2</sub>, W<sub>3</sub>);

ordinabile

## NECT



Module 2×1 MUX(Io, I<sub>1</sub>, S<sub>1</sub>, y<sub>1</sub>);

input Io, I<sub>1</sub>, S<sub>1</sub>;

output y<sub>1</sub>;

not not S<sub>1</sub>(W<sub>1</sub>, S<sub>1</sub>);

and and 1(W<sub>2</sub>, W<sub>1</sub>, Io);

and and 2(W<sub>3</sub>, S<sub>1</sub>, I<sub>1</sub>);

on on (y<sub>1</sub>, W<sub>2</sub>, W<sub>3</sub>);

endmodule